資料介紹
Interface Circuits for TIA/EIA-644 (LVDS)
ABSTRACT
This design note provides information concerning the designing of TIA/EIA-644 interface
circuits. The TIA/EIA-644 standard is discussed including electrical characteristics,
interconnections, line termination, and noise immunity. Finally, eye patterns are used to
measure the effects of signal distortion, noise, signal attenuation, and the resultant
intersymbol interference (ISI) in a data transmission system.
General Information
TIA/EIA-644, otherwise known as LVDS, is a signaling method used for
high-speed, low-power transmission of binary data over copper. This signaling
technique uses lower output-voltage levels than the 5-V differential standards
(such as TIA/EIA-422) to reduce power consumption, increase switching speed,
and allow operation with a 3.3-V supply rail. The LVDS current-mode drivers
create a differential voltage (247 mV to 454 mV) across a 100-Ω load. The LVDS
receivers detect signals as low as ±100 mV with as much as ±1-V ground noise.
TI offers LVDS receivers capable of recovering data over a common mode range
from –4 V to 5 V, which allows up to 3 V of ground noise. These receivers are
designated SN65LVDS33 and SN65LVDS34. The standard specifies a
theoretical maximum of 1.923 Gbit/s.
The intended application of this signaling technique is for baseband data
transmission over controlled impedance media of approximately 100 Ω, where
the transmission media may be printed-circuit board (PCB) traces, backplanes,
or cables. The ultimate rate and distance of data transfer is dependent upon the
attenuation characteristics of the media and the noise coupling from the
environment.
Figure 1 shows a typical connection with LVDS drivers and receivers. The data
inputs to the quad driver are received at the interface of the PCB traces from the
host controller. The data inputs consist of up to n+1 bits of information and a
transmit (Tx) clock. The data and clock signals are then transmitted differentially
to the interface of the quad driver outputs, to the interconnecting traces, and to
the host PCB connector. The signals then propagate from the interface of the host
PCB connector to the cable connector to the balanced interconnecting media. At
the plug on the other end of the cable, the signals pass through the cable plug,
the target connector interface, and then to the target PCB traces. The LVDS
signal path ends at the interface of the target PCB traces and the termination
circuit. An additional interface is located at the points where the PCB traces to the
quad receiver inputs are connected. The outputs of the receiver interface to the
target PCB traces and then on to the receiving controller.
ABSTRACT
This design note provides information concerning the designing of TIA/EIA-644 interface
circuits. The TIA/EIA-644 standard is discussed including electrical characteristics,
interconnections, line termination, and noise immunity. Finally, eye patterns are used to
measure the effects of signal distortion, noise, signal attenuation, and the resultant
intersymbol interference (ISI) in a data transmission system.
General Information
TIA/EIA-644, otherwise known as LVDS, is a signaling method used for
high-speed, low-power transmission of binary data over copper. This signaling
technique uses lower output-voltage levels than the 5-V differential standards
(such as TIA/EIA-422) to reduce power consumption, increase switching speed,
and allow operation with a 3.3-V supply rail. The LVDS current-mode drivers
create a differential voltage (247 mV to 454 mV) across a 100-Ω load. The LVDS
receivers detect signals as low as ±100 mV with as much as ±1-V ground noise.
TI offers LVDS receivers capable of recovering data over a common mode range
from –4 V to 5 V, which allows up to 3 V of ground noise. These receivers are
designated SN65LVDS33 and SN65LVDS34. The standard specifies a
theoretical maximum of 1.923 Gbit/s.
The intended application of this signaling technique is for baseband data
transmission over controlled impedance media of approximately 100 Ω, where
the transmission media may be printed-circuit board (PCB) traces, backplanes,
or cables. The ultimate rate and distance of data transfer is dependent upon the
attenuation characteristics of the media and the noise coupling from the
environment.
Figure 1 shows a typical connection with LVDS drivers and receivers. The data
inputs to the quad driver are received at the interface of the PCB traces from the
host controller. The data inputs consist of up to n+1 bits of information and a
transmit (Tx) clock. The data and clock signals are then transmitted differentially
to the interface of the quad driver outputs, to the interconnecting traces, and to
the host PCB connector. The signals then propagate from the interface of the host
PCB connector to the cable connector to the balanced interconnecting media. At
the plug on the other end of the cable, the signals pass through the cable plug,
the target connector interface, and then to the target PCB traces. The LVDS
signal path ends at the interface of the target PCB traces and the termination
circuit. An additional interface is located at the points where the PCB traces to the
quad receiver inputs are connected. The outputs of the receiver interface to the
target PCB traces and then on to the receiving controller.
tia
加入交流群
掃碼添加小助手
加入工程師交流群
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- TIA/EIA-232-F的接口電路
- SpaceWire總線節(jié)點控制器IP核用戶手冊
- SN65LVDM050-Q1,SN65LVDM051-Q1,
- SN65LVDM176,pdf(High-Speed Dif
- SN65LVDS116,pdf(16-Port LVDS R
- SN65LVDS104,SN65LVDS105,pdf(4-
- EIA/TIA 568國際綜合布線標準
- tia/eia-485
- ANSI/TIA/EIA-942標準
- tia/eia-606標準
- eia/tia-449標準
- eia/tia-607標準
- eia/tia-569標準
- eia/tia 568標準
- eia/tia-232標準
- SN75155 線路驅動器和接收器:設計與應用詳解 202次閱讀
- 深入剖析MAX232:雙EIA - 232驅動器與接收器 897次閱讀
- 深入剖析SNx5LVDS3xxxx系列高速差分線路接收器 49次閱讀
- 高速差分線驅動與接收器:SN65LVDS系列器件解析 953次閱讀
- 高速差分線驅動器SN65LVDS31 - EP的特性與應用解析 295次閱讀
- ADM2486 2.5 kV信號隔離、高速(20 Mbps)、半雙工RS-485收發(fā)器技術手冊 1.3k次閱讀
- ADM2485 2.5 kV信號隔離、高速(16 Mbps)、半雙工RS-485收發(fā)器,內置變壓器驅動器技術手冊 760次閱讀
- ADN4650/ADN4651/ADN4652 5 kV/3.75 kV rms、600 Mbps雙通道LVDS隔離器技術手冊 1.5k次閱讀
- ADN4654/ADN4655/ADN4656 5kV RMS/3.75 kV RMS、雙通道LVDS千兆位隔離器技術手冊 2.2k次閱讀
- MAX9130單路、500Mbps、LVDS線接收器,SC70封裝技術手冊 822次閱讀
- MAX9374/MAX9374A差分LVPECL至LVDS變換器技術手冊 749次閱讀
- 【GD32F303紅楓派開發(fā)板使用手冊】第十八講 USART-485通信實驗 1.6k次閱讀
- 在TIA Portal中調整KUKA標準IO的數(shù)量 2.9k次閱讀
- 基于可以實現(xiàn)多點接口的LVDS驅動器介紹 3.4k次閱讀
- 關于高速接口技術簡析 1.1w次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1490次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 93次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7基于單片機和 SG3525的程控開關電源設計
- 0.23 MB | 3次下載 | 免費
- 8基于單片機的紅外風扇遙控
- 0.23 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問
發(fā)資料
發(fā)視頻
上傳資料賺積分
評論