資料介紹
MM54HC533/MM74HC533
TRI-STATEé Octal D-Type Latch
with Inverted Outputs
General Description
These high speed OCTAL D-TYPE LATCHES utilize advanced
silicon-gate CMOS technology. They possess the
high noise immunity and low power consumption of standard
CMOS integrated circuits, as well as the ability to drive
15 LS-TTL loads. Due to the large output drive capability
and the TRI-STATE feature, these devices are ideally suited
for interfacing with bus lines in a bus organized system.
When the LATCH ENABLE input is high, the data present
on the D inputs will appear inverted at the Q outputs. When
the LATCH ENABLE goes low, the inverted data will be retained
at the Q outputs until LATCH ENABLE returns high
again. When a high logic level is applied to the OUTPUT
CONTROL input, all outputs go to a high impedance state,
regardless of what signals are present at the other inputs
and the state of the storage elements.
The 54HC/74HC logic family is speed, function, and pin-out
compatible with the standard 54LS/74LS logic family. All
inputs are protected from damage due to static discharge by
internal diode clamps to VCC and ground.
Features
Y Typical propagation delay: 18 ns
Y Wide operating voltage range: 2 to 6 volts
Y Low input current: 1 mA maximum
Y Low quiescent current: 80 mA, maximum (74HC Series)
Y Compatible with bus-oriented systems
Y Output drive capability: 15 LS-TTL loads
TRI-STATEé Octal D-Type Latch
with Inverted Outputs
General Description
These high speed OCTAL D-TYPE LATCHES utilize advanced
silicon-gate CMOS technology. They possess the
high noise immunity and low power consumption of standard
CMOS integrated circuits, as well as the ability to drive
15 LS-TTL loads. Due to the large output drive capability
and the TRI-STATE feature, these devices are ideally suited
for interfacing with bus lines in a bus organized system.
When the LATCH ENABLE input is high, the data present
on the D inputs will appear inverted at the Q outputs. When
the LATCH ENABLE goes low, the inverted data will be retained
at the Q outputs until LATCH ENABLE returns high
again. When a high logic level is applied to the OUTPUT
CONTROL input, all outputs go to a high impedance state,
regardless of what signals are present at the other inputs
and the state of the storage elements.
The 54HC/74HC logic family is speed, function, and pin-out
compatible with the standard 54LS/74LS logic family. All
inputs are protected from damage due to static discharge by
internal diode clamps to VCC and ground.
Features
Y Typical propagation delay: 18 ns
Y Wide operating voltage range: 2 to 6 volts
Y Low input current: 1 mA maximum
Y Low quiescent current: 80 mA, maximum (74HC Series)
Y Compatible with bus-oriented systems
Y Output drive capability: 15 LS-TTL loads
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 高速CMOS邏輯八進(jìn)制反相透明鎖存器CD54/74HC533 CD54/74HCT533 CD54/74HC563 CD74HCT563數(shù)據(jù)表
- HD74HC373 HD74HC533 數(shù)據(jù)表
- 74HC533英文手冊 0次下載
- 74HC533 英版數(shù)據(jù)手冊 0次下載
- CD54HC533,CD74HC533,CD54HCT533
- TC74HC240,TC74HC244/TC74HC241
- 74HC4040 pdf datasheet
- 74HC4020 pdf datasheet
- 74HC4050 pdf datasheet
- 74HC4049 pdf datasheet
- 74HC367 pdf datasheet
- 74HC366 pdf datasheet
- 74HC356 pdf datasheet
- 74HC161 pdf datasheet
- 74HC74A pdf datasheet
- 74hc573怎么使用 74hc573可以仿真嗎 1.6w次閱讀
- 74HC154的簡單介紹 74hc154應(yīng)用電路圖分析 2.3w次閱讀
- 74ls04和74hc04有什么區(qū)別_74ls04/74hc04簡介 2.8w次閱讀
- 電源芯片74HC4953引腳功能(74HC4953內(nèi)部結(jié)構(gòu)及封裝) 4.6w次閱讀
- 74hc138中文資料詳細(xì)(74hc138引腳圖及功能表_封裝真值表及應(yīng)用電路圖) 29.3w次閱讀
- 74hc165級聯(lián)用法(74hc165級聯(lián)電路圖及程序) 5.2w次閱讀
- 74hc165使用方法(74hc165功能_內(nèi)部結(jié)構(gòu)圖_時(shí)序圖) 5.3w次閱讀
- 74hc165中文資料詳細(xì)(74hc165工作原理_引腳圖及功能_應(yīng)用電路_邏輯圖) 20.1w次閱讀
- 用74HC165讀8個(gè)按鍵狀態(tài) 1w次閱讀
- 74hc245中文資料詳細(xì)(74hc245管腳功能_工作原理方法_電氣特性及應(yīng)用電路) 6w次閱讀
- 基于74HC138的簡單解析 1.4w次閱讀
- 74hc165和74hc164有何不同_74hc165和74hc164區(qū)別 3.2w次閱讀
- 74hc244的功能及封裝尺寸圖 2.5w次閱讀
- 74HC04和74HC14的具體區(qū)別詳解 9.4w次閱讀
- 74hc138和74ls138的區(qū)別 4.8w次閱讀
下載排行
本周
- 1PFC電路與BOOST電路設(shè)計(jì)實(shí)例分享
- 1.83 MB | 13次下載 | 4 積分
- 2電源測試報(bào)告-基于 國民技術(shù) N32L406 和杰華特 JW3376+3330 的 BMS 方案
- 6.47 MB | 12次下載 | 免費(fèi)
- 3世平基于靈動微 SPIN560C 的低壓無刷電機(jī)應(yīng)用方案
- 10.93 MB | 11次下載 | 免費(fèi)
- 4PWM控制器的控制方法
- 0.39 MB | 3次下載 | 4 積分
- 5CIU32D655x5數(shù)據(jù)手冊
- 2.14 MB | 1次下載 | 免費(fèi)
- 6CIU32D685x6數(shù)據(jù)手冊
- 2.81 MB | 1次下載 | 免費(fèi)
- 7美的tm-s1-09b主板圖紙資料
- 0.38 MB | 1次下載 | 免費(fèi)
- 8SS1200 SMA肖特基二極管產(chǎn)品規(guī)格書
- 0.93 MB | 1次下載 | 免費(fèi)
本月
- 1常用電子元器件使用手冊
- 2.40 MB | 53次下載 | 免費(fèi)
- 2高功率密度碳化硅MOSFET軟開關(guān)三相逆變器損耗分析
- 2.27 MB | 33次下載 | 10 積分
- 3PFC電路與BOOST電路設(shè)計(jì)實(shí)例分享
- 1.83 MB | 13次下載 | 4 積分
- 4USB拓展塢PCB圖資料
- 0.57 MB | 13次下載 | 免費(fèi)
- 5電源測試報(bào)告-基于 國民技術(shù) N32L406 和杰華特 JW3376+3330 的 BMS 方案
- 6.47 MB | 12次下載 | 免費(fèi)
- 6世平基于靈動微 SPIN560C 的低壓無刷電機(jī)應(yīng)用方案
- 10.93 MB | 11次下載 | 免費(fèi)
- 7TYPEC電路原理圖資料
- 0.14 MB | 9次下載 | 免費(fèi)
- 8HAL9303線性霍爾效應(yīng)傳感器技術(shù)手冊
- 0.70 MB | 9次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935134次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191424次下載 | 10 積分
- 5十天學(xué)會AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183352次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81600次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73818次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發(fā)燒友App






創(chuàng)作
發(fā)文章
發(fā)帖
提問
發(fā)資料
發(fā)視頻
上傳資料賺積分
評論