資料介紹
54LS169/DM54LS169A/DM74LS169A
Synchronous 4-Bit Up/Down Binary Counter
General Description
This synchronous presettable counter features an internal
carry look-ahead for cascading in high-speed counting applications.
Synchronous operation is provided by having all
flip-flops clocked simultaneously, so that the outputs all
change at the same time when so instructed by the countenable
inputs and internal gating. This mode of operation
helps eliminate the output counting spikes that are normally
associated with asynchronous (ripple clock) counters. A
buffered clock input triggers the four master-slave flip-flops
on the rising edge of the clock waveform.
This counter is fully programmable; that is, the outputs may
each be preset either high or low. The load input circuitry
allows loading with the carry-enable output of cascaded
counters. As loading is synchronous, setting up a low level
at the load input disables the counter and causes the outputs
to agree with the data inputs after the next clock pulse.
The carry look-ahead circuitry permits cascading counters
for n-bit synchronous applications without additional gating.
Both count-enable inputs (P and T) must be low to count.
The direction of the count is determined by the level of the
up/down input. When the input is high, the counter counts
up; when low, it counts down. Input T is fed forward to enable
the carry outputs. The carry output thus enabled will
produce a low-level output pulse with a duration approximately
equal to the high portion of the QA output when
counting up, and approximately equal to the low portion of
the QA output when counting down. This low-level overflow
carry pulse can be used to enable successively cascaded
stages. Transitions at the enable P or T inputs are allowed
regardless of the level of the clock input. All inputs are diode
clamped to minimize transmission-line effects, thereby simplifying
system design.
This counter features a fully independent clock circuit.
Changes at control inputs (enable P, enable T, load, up/
down), which modify the operating mode, have no effect
until clocking occurs. The function of the counter (whether
enabled, disabled, loading, or counting) will be dictated
solely by the conditions meeting the stable setup and hold
times.
Features
Y Fully synchronous operation for counting and
programming.
Y Internal look-ahead for fast counting.
Y Carry output for n-bit cascading.
Y Fully independent clock circuit
Y Alternate Military/Aerospace device (54LS169) is
available. Contact a National Semiconductor Sales
Office/Distributor for specifications.
Synchronous 4-Bit Up/Down Binary Counter
General Description
This synchronous presettable counter features an internal
carry look-ahead for cascading in high-speed counting applications.
Synchronous operation is provided by having all
flip-flops clocked simultaneously, so that the outputs all
change at the same time when so instructed by the countenable
inputs and internal gating. This mode of operation
helps eliminate the output counting spikes that are normally
associated with asynchronous (ripple clock) counters. A
buffered clock input triggers the four master-slave flip-flops
on the rising edge of the clock waveform.
This counter is fully programmable; that is, the outputs may
each be preset either high or low. The load input circuitry
allows loading with the carry-enable output of cascaded
counters. As loading is synchronous, setting up a low level
at the load input disables the counter and causes the outputs
to agree with the data inputs after the next clock pulse.
The carry look-ahead circuitry permits cascading counters
for n-bit synchronous applications without additional gating.
Both count-enable inputs (P and T) must be low to count.
The direction of the count is determined by the level of the
up/down input. When the input is high, the counter counts
up; when low, it counts down. Input T is fed forward to enable
the carry outputs. The carry output thus enabled will
produce a low-level output pulse with a duration approximately
equal to the high portion of the QA output when
counting up, and approximately equal to the low portion of
the QA output when counting down. This low-level overflow
carry pulse can be used to enable successively cascaded
stages. Transitions at the enable P or T inputs are allowed
regardless of the level of the clock input. All inputs are diode
clamped to minimize transmission-line effects, thereby simplifying
system design.
This counter features a fully independent clock circuit.
Changes at control inputs (enable P, enable T, load, up/
down), which modify the operating mode, have no effect
until clocking occurs. The function of the counter (whether
enabled, disabled, loading, or counting) will be dictated
solely by the conditions meeting the stable setup and hold
times.
Features
Y Fully synchronous operation for counting and
programming.
Y Internal look-ahead for fast counting.
Y Carry output for n-bit cascading.
Y Fully independent clock circuit
Y Alternate Military/Aerospace device (54LS169) is
available. Contact a National Semiconductor Sales
Office/Distributor for specifications.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 74LS169高速的硅柵CMOS器件芯片學(xué)習(xí)參考手冊(cè) 11次下載
- 74LS169英文手冊(cè) 0次下載
- 74LS169 英版數(shù)據(jù)手冊(cè) 0次下載
- HD74LS151 datasheet
- HD74LS03 ic datasheet
- SN54LS169B,SN54S169,SN74LS169B
- 74LS91/SN74LS91/SN5491 pdf dat
- HD74LS95/HD74LS95B pdf datashe
- 74LS651 pdf datasheet
- 74LS688/74LS682/74LS684/74LS68
- 74LS74 pdf datasheet
- 74LS28 pdf datasheet
- SN7402/SN54LS02/SN74LS02 pdf d
- SN7401/SN5401/SN74LS01 pdf dat
- 74LS169中文資料.pdf
- 74ls112引腳圖及功能詳解 74ls112的功能及原理 32.5w次閱讀
- 74ls595引腳圖及功能_74ls595應(yīng)用電路 3.9w次閱讀
- 74ls123芯片主要功能是什么?74ls123能用什么代替? 3.6w次閱讀
- 74ls161與74ls163有什么區(qū)別 5.9w次閱讀
- 74ls160和74ls161區(qū)別 12.5w次閱讀
- 74ls169引腳圖及功能_邏輯圖及特性 3.7w次閱讀
- 74ls147和74ls148有什么區(qū)別 3.4w次閱讀
- 一文看懂74LS112和74LS76的區(qū)別 7.9w次閱讀
- 74ls04和74hc04有什么區(qū)別_74ls04/74hc04簡(jiǎn)介 2.8w次閱讀
- 74ls07引腳圖及功能_74ls07工作原理 7.8w次閱讀
- 74ls164內(nèi)部結(jié)構(gòu)及其應(yīng)用(74ls164引腳圖及功能_工作原理) 10.9w次閱讀
- 74ls245是什么_74ls245使用方法_74ls245的作用是什么 3.7w次閱讀
- 74LS164驅(qū)動(dòng)數(shù)碼管動(dòng)態(tài)顯示(74LS164工作條件_電氣特性) 1.5w次閱讀
- 74ls90和74ls290的區(qū)別是什么? 2.6w次閱讀
- 74ls04與74ls08的區(qū)別_74ls04推挽電路原理分析 2w次閱讀
下載排行
本周
- 1ATX電源 FSP_ATX-300PAF電路圖資料
- 0.18 MB | 2次下載 | 2 積分
- 2索尼333ESL電路圖資料
- 10.11 MB | 2次下載 | 免費(fèi)
- 3TINA-TI 模擬電路設(shè)計(jì)、仿真和分析軟件中文教程
- 3.83 MB | 0次下載 | 5 積分
- 4PCD3300_-30V_500mA超低噪聲線性穩(wěn)壓電源技術(shù)手冊(cè)
- 1.05 MB | 次下載 | 免費(fèi)
- 5PCD3302_-36V_600mA超低噪聲線性穩(wěn)壓電源技術(shù)手冊(cè)
- 1.10 MB | 次下載 | 免費(fèi)
- 6RK628D數(shù)據(jù)手冊(cè)
- 2.27 MB | 次下載 | 1 積分
- 724通道LED驅(qū)動(dòng)BCT3024技術(shù)手冊(cè)
- 0.95 MB | 次下載 | 免費(fèi)
- 8SV8541A、SV8542A、SV8544A 微功率低噪聲運(yùn)算放大器技術(shù)手冊(cè)
- 1.54 MB | 次下載 | 免費(fèi)
本月
- 148V到5KW無橋LLC雙向逆變器的電路原理圖免費(fèi)下載
- 0.26 MB | 157次下載 | 10 積分
- 22KW逆變側(cè)功率管的損耗如何進(jìn)行計(jì)算詳細(xì)公式免費(fèi)下載
- 0.40 MB | 33次下載 | 2 積分
- 3高功率密度碳化硅MOSFET軟開關(guān)三相逆變器損耗分析
- 2.27 MB | 33次下載 | 5 積分
- 4STM32F10x參考手冊(cè)資料
- 13.64 MB | 12次下載 | 1 積分
- 5光伏并網(wǎng)逆變器原理
- 7.31 MB | 7次下載 | 2 積分
- 6星火6J3-1交直流二波段收音機(jī)電路圖資料
- 1.86 MB | 6次下載 | 免費(fèi)
- 7S7-200 可編程序控制器系統(tǒng)手冊(cè)
- 12.81 MB | 5次下載 | 免費(fèi)
- 8PID控制算法學(xué)習(xí)筆記資料
- 3.43 MB | 4次下載 | 2 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935134次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191422次下載 | 10 積分
- 5十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183352次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81600次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73818次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
評(píng)論