資料介紹
This JEDEC standard, 28-bit 1:2 or 26-bit 1:2 and 4-bit 1:1 registering clock driver with parity is designed for operation on DDR3-registered DIMMs with VDD of 1.5 V.
All inputs are 1.5-V, CMOS-compatible. All outputs are 1.5-V CMOS drivers optimized to drive DRAM signals on terminated traces in DDR3 RDIMM applications. Clock outputs Yn and Yn and control net outputs DxCKEn, DxCSn, and DxODTn can each be driven with a different strength and skew to optimize signal integrity, compensate for different loading, and balance signal travel speed.
The SN74SSQE32882 has two basic modes of operation associated with the Quad Chip Select Enable (QCSEN) input.
First, when the QCSEN input pin is open or pulled high, the component has two chip select inputs, DCS0 and DCS1, and two copies of each chip select output, QACS0, QACS1, QBCS0 and QBCS1. This mode is the QuadCS disabled mode. Alternatively, when the QCSEN input pin is pulled low, the component has four chip select inputs DCS[3:0], and four chip select outputs, QCS[3:0]. This mode is the QuadCS enabled mode.
When QCSEN is high or floating, the device also supports an operating mode that allows a single device to be mounted on the back side of a DIMM array. This device can then be configured to keep the input bus termination (IBT) feature enabled for all input signals independent of MIRROR. The SN74SSQE32882. operates from a differential clock (CK and CK). Data are registered at the crossing of CK going high and CK going low. This data can either be re-driven to the outputs or used to access internal control registers. Details are covered in the Function Tables (each flip-flop) with QCSEN = low.
Input bus data integrity is protected by a parity function. All address and command input signals are summed; the last bit of the sum is then compared to the parity signal delivered by the system at the PAR_IN input one clock cycle later. If these two values do not match, the device pulls the open drain output ERROUT low. The control signals (DCKE0, DCKE1, DODT0, DODT1, and DCS[n:0]) are not part of this computation.
The SN74SSQE32882 implements different power-saving mechanisms to reduce thermal power dissipation and to support system power-down states. Power consumption is further reduced by disabling unused outputs.
掃碼添加小助手
加入工程師交流群
- SN74SSQEB32882時(shí)鐘PLL驅(qū)動(dòng)器數(shù)據(jù)表
- SN74SSQE32882寄存器緩沖器數(shù)據(jù)表
- SN74AVCH4T245RSV_datasheet 9次下載
- SN74AS298A,pdf(Quadruple 2-Inp
- SN74LVC2G02,pdf(Dual 2-Input P
- SN74LVC2G08-Q1,pdf(Dual 2-Inpu
- SN74LVC2G08,pdf(Dual 2-Input P
- SN74AUC2G08,PDF(DUAL 2-INPUT P
- SN75LVCP412A datasheet,pdf(Two
- 74LS91/SN74LS91/SN5491 pdf dat
- SN74F08 pdf,SN74F08 datasheet
- 74LS651 pdf datasheet
- SN7402/SN54LS02/SN74LS02 pdf d
- SN7401/SN5401/SN74LS01 pdf dat
- 2N5639 pdf datasheet
- 深入解析SN54221、SN54LS221、SN74221和SN74LS221雙單穩(wěn)態(tài)多諧振蕩器 961次閱讀
- 深入解析 SN54ABT8543 與 SN74ABT8543 掃描測試設(shè)備 947次閱讀
- SN54LV221A和SN74LV221A雙單穩(wěn)態(tài)多諧振蕩器設(shè)計(jì)全解析 424次閱讀
- SN54F283與SN74F283:4位二進(jìn)制全加器的技術(shù)剖析 121次閱讀
- 深入剖析SN54AHCT123A與SN74AHCT123A雙可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器 1k次閱讀
- 可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器家族:SN54/74與SN54LS/74LS系列解析 984次閱讀
- 探索3.3-V ABT掃描測試設(shè)備:SN54/74LVTH18502A與SN54/74LVTH182502A的技術(shù)奧秘 925次閱讀
- 深入剖析SN54LV221A與SN74LV221A雙單穩(wěn)態(tài)多諧振蕩器 524次閱讀
- SN54LV221A與SN74LV221A雙單穩(wěn)態(tài)多諧振蕩器:設(shè)計(jì)指南與應(yīng)用要點(diǎn) 524次閱讀
- SN54AHCT123A與SN74AHCT123A雙可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器的設(shè)計(jì)與應(yīng)用 355次閱讀
- SN54LS422、SN54LS423、SN74LS422、SN74LS423 可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器詳解 206次閱讀
- SN74CB3Q3257PWR 4 通道 2 選 1(SPDT)FET 總線開關(guān) 246次閱讀
- 深入解析SN54AHC123A和SN74AHC123A雙可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器 245次閱讀
- 深入解析SN54221、SN54LS221、SN74221、SN74LS221雙單穩(wěn)態(tài)多諧振蕩器 1.1k次閱讀
- SN54LS422、SN54LS423、SN74LS422、SN74LS423可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器解析 596次閱讀
下載排行
本周
- 1TC358743XBG評估板參考手冊
- 1.36 MB | 330次下載 | 免費(fèi)
- 2開關(guān)電源基礎(chǔ)知識
- 5.73 MB | 11次下載 | 免費(fèi)
- 3嵌入式linux-聊天程序設(shè)計(jì)
- 0.60 MB | 3次下載 | 免費(fèi)
- 4DIY動(dòng)手組裝LED電子顯示屏
- 0.98 MB | 3次下載 | 免費(fèi)
- 5基于FPGA的C8051F單片機(jī)開發(fā)板設(shè)計(jì)
- 0.70 MB | 2次下載 | 免費(fèi)
- 651單片機(jī)窗簾控制器仿真程序
- 1.93 MB | 2次下載 | 免費(fèi)
- 751單片機(jī)PM2.5檢測系統(tǒng)程序
- 0.83 MB | 2次下載 | 免費(fèi)
- 8基于51單片機(jī)的RGB調(diào)色燈程序仿真
- 0.86 MB | 2次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費(fèi)
- 2555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33566次下載 | 免費(fèi)
- 3接口電路圖大全
- 未知 | 30323次下載 | 免費(fèi)
- 4開關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21549次下載 | 免費(fèi)
- 5電氣工程師手冊免費(fèi)下載(新編第二版pdf電子書)
- 0.00 MB | 15349次下載 | 免費(fèi)
- 6數(shù)字電路基礎(chǔ)pdf(下載)
- 未知 | 13750次下載 | 免費(fèi)
- 7電子制作實(shí)例集錦 下載
- 未知 | 8113次下載 | 免費(fèi)
- 8《LED驅(qū)動(dòng)電路設(shè)計(jì)》 溫德爾著
- 0.00 MB | 6656次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935054次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537798次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420027次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191186次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183279次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138040次下載 | 免費(fèi)
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問
發(fā)資料
發(fā)視頻
上傳資料賺積分
評論