chinese直男口爆体育生外卖, 99久久er热在这里只有精品99, 又色又爽又黄18禁美女裸身无遮挡, gogogo高清免费观看日本电视,私密按摩师高清版在线,人妻视频毛茸茸,91论坛 兴趣闲谈,欧美 亚洲 精品 8区,国产精品久久久久精品免费

電子發(fā)燒友App

硬聲App

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認識你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示
創(chuàng)作
電子發(fā)燒友網(wǎng)>電子資料下載>電子書籍>SoC的應(yīng)用規(guī)范和設(shè)計語言

SoC的應(yīng)用規(guī)范和設(shè)計語言

2009-07-23 | rar | 5427 | 次下載 | 免費

資料介紹

Today’s increasing design complexity requires innovative methods for verification
and debug. With verification consuming up to 70% of the design cycle,
assertion-based design (Foster et al., 2003) is viewed as one key method for
improving productivity. An assertion is a design property that is declared to
be true and should be evaluated by one or more techniques among simulation,
emulation, or formal verification. The introduction of new standard languages
such as Property Specification Language (PSL) or SystemVerilog has made assertions
more easy to write and very powerful. An assertion can also be seen
as a high-level functional specification for a circuit intended for monitoring of
events over time.
We developed an original method for generating hardware that monitors signals
whose behavior is specified by logical and temporal properties under the
form of assertions in declarative form. In this chapter, we shall use Accellera’s
PSL standard (Accellera, 2003, 2004) and assume the reader to be familiar
with its basic concepts. The method is founded on a library of primitive digital
components and a technique to interconnect them, resulting in a digital
module that can be properly connected to the signals of interest. Monitoring
can be initialized and started independently from the system under scrutiny;
it runs concurrently with the system under verification and notifies its environment when the property checking is terminated with a true or false value
or whether the property is still being evaluated, possibly with a transient false
value. Properties over finite and infinite state sequences over time are covered
by the method. Monitors under this method may be used for design verification
by simulation. But their primary use is online checking during either hardware
emulation for debug or normal system operation for safety-critical property
checking.

下載該資料的人也在下載 下載該資料的人還在閱讀
更多 >

評論

查看更多

下載排行

本周

  1. 1常用電子元器件集錦
  2. 1.72 MB   |  24471次下載  |  免費
  3. 2EMC電路設(shè)計工程師必備的EMC基礎(chǔ)
  4. 0.42 MB   |  4次下載  |  2 積分
  5. 3低壓降肖特基整流管SR340L數(shù)據(jù)手冊
  6. 0.78 MB   |  1次下載  |  免費
  7. 4CPCI6310型復合視頻采集板資料
  8. 0.04 MB   |  1次下載  |  免費
  9. 5HT8 半橋電磁爐MCU應(yīng)用須知
  10. 1.91 MB   |  次下載  |  免費
  11. 6快恢復二極管1F1 THRU 1F7數(shù)據(jù)手冊
  12. 0.95 MB   |  次下載  |  免費
  13. 7高效率整流二極管HER601 THRU HER608數(shù)據(jù)手冊
  14. 0.53 MB   |  次下載  |  免費
  15. 8橫河WT5000高精度功率分析儀產(chǎn)品資料_中文說明書_科瑞杰
  16. 1.60 MB  |  次下載  |  免費

本月

  1. 1常用電子元器件集錦
  2. 1.72 MB   |  24471次下載  |  免費
  3. 2三相逆變主電路的原理圖和PCB資料合集免費下載
  4. 27.35 MB   |  111次下載  |  1 積分
  5. 3運算放大器基本電路中文資料
  6. 1.30 MB   |  16次下載  |  免費
  7. 4蘋果iphone 11電路原理圖
  8. 4.98 MB   |  11次下載  |  5 積分
  9. 5TL494工業(yè)用開關(guān)電源原理圖資料
  10. 0.22 MB   |  10次下載  |  1 積分
  11. 6常用電子元器件介紹
  12. 3.21 MB   |  8次下載  |  免費
  13. 7QW2893應(yīng)急燈專用檢測芯片
  14. 590.40 KB  |  4次下載  |  免費
  15. 8EMC電路設(shè)計工程師必備的EMC基礎(chǔ)
  16. 0.42 MB   |  4次下載  |  2 積分

總榜

  1. 1matlab軟件下載入口
  2. 未知  |  935130次下載  |  10 積分
  3. 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計
  4. 1.48MB  |  420064次下載  |  10 積分
  5. 3Altium DXP2002下載入口
  6. 未知  |  233089次下載  |  10 積分
  7. 4電路仿真軟件multisim 10.0免費下載
  8. 340992  |  191390次下載  |  10 積分
  9. 5十天學會AVR單片機與C語言視頻教程 下載
  10. 158M  |  183344次下載  |  10 積分
  11. 6labview8.5下載
  12. 未知  |  81591次下載  |  10 積分
  13. 7Keil工具MDK-Arm免費下載
  14. 0.02 MB  |  73815次下載  |  10 積分
  15. 8LabVIEW 8.6下載
  16. 未知  |  65989次下載  |  10 積分