資料介紹
This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the 1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout configuration, two devices per DIMM are required to drive 18 SDRAM loads.
All inputs are SSTL_18, except the LVCMOS reset (RESET) and LVCMOS control (Cn) inputs. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications.
The SN74SSTU32864D operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low.
The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to 14-bit 1:2 (when high). C0 and C1 should not be switched during normal operation. They should be hard-wired to a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration, the A6, D6, and H6 terminals are driven low and should not be used.
In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared and the data outputs are driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register becomes active quickly, relative to the time required to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the SN74SSTU32864D must ensure that the outputs remain low, thus ensuring no glitches on the output.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.
The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low. The LVCMOS RESET and Cn inputs always must be held at a valid logic high or logic low level.
The device also supports low-power active operation by monitoring both system chip select (DCS and CSR) inputs and will gate the Qn outputs from changing states when both DCS and CSR inputs are high. If either DCS or CSR input is low, the Qn outputs function normally. The RESET input has priority over the DCS and CSR control and forces the output low. If the DCS control functionality is not desired, the CSR input can be hard-wired to ground, in which case the setup-time requirement for DCS is the same as for the other D data inputs.
The two VREF pins (A3 and T3) are connected together internally by approximately 150 . However, it is necessary to connect only one of the two VREF pins to the external VREF power supply. An unused VREF pin should be terminated with a VREF coupling capacitor.
- SN74SSTU32864可配置寄存器緩沖器數(shù)據(jù)表
- 74SSTU32864/A/C/D/G 數(shù)據(jù)表
- SN74ALVCH16601,pdf(18-BIT UNIV
- SN74ALVCH16600,pdf(18-BIT UNIV
- SN74SSTV16857,pdf(25-BIT REGIS
- SN74SSTU32866A,pdf(25-Bit Conf
- SN74SSTU32866,pdf(25-BIT CONFI
- SN74SSTU32864E,pdf(25-Bit Conf
- SN74SSTU32864C,pdf(25-Bit Conf
- SN74SSTU32864,pdf(25-BIT CONFI
- SN74LVC32373A,pdf(32-BIT TRANS
- SN74LVCH32374A,pdf(32-Bit Edge
- SN74ALVCH162374,pdf(16-BIT EDG
- SN74ALVCH32973,pdf(16-BIT BUS
- 74LS91/SN74LS91/SN5491 pdf dat
- Linux系統(tǒng)中Limit設置詳解大全 3702次閱讀
- 如何用Springboot整合Redis 601次閱讀
- 74ls74雙d觸發(fā)器引腳圖 74ls74雙D觸發(fā)器功能測試 8.9w次閱讀
- dfrobot小創(chuàng)客輕松玩轉micro:bit介紹 1893次閱讀
- 微雪電子bit|micro:bit喇叭擴展板簡介 2438次閱讀
- 淺談SN74HC541特征應用及設備信息 3906次閱讀
- 分享SN74HC541N集成塊的功能及邏輯圖函數(shù)表 1.1w次閱讀
- 74ls174是D觸發(fā)器嗎?74ls174引腳圖及功能表_邏輯圖及特性 3.9w次閱讀
- 74ls74中文資料匯總(74ls74引腳圖及功能_內(nèi)部結構及應用電路) 61.6w次閱讀
- 74ls175是什么(74ls175引腳圖及功能_內(nèi)部結構原理圖及應用電路) 20.5w次閱讀
- SN74LS161在數(shù)字電路中的抗干擾應用 7435次閱讀
- 基于8D鎖存器74LS373的搶答器設計電路 1.2w次閱讀
- 74ls373和74hc573有什么區(qū)別 2.6w次閱讀
- 74hc138和74ls138的區(qū)別 4.8w次閱讀
- 74hc164d引腳圖及功能 4.4w次閱讀
下載排行
本周
- 1常用電子元器件集錦
- 1.72 MB | 24490次下載 | 免費
- 2PC2456高壓浪涌抑制器控制器數(shù)據(jù)手冊
- 3.03 MB | 12次下載 | 免費
- 3PC2466高電壓浪涌抑制器數(shù)據(jù)手冊
- 3.37 MB | 8次下載 | 免費
- 4ssd1306單片 CMOS OLED/PLED 驅動芯片中文手冊
- 1.66 MB | 5次下載 | 1 積分
- 5PC2596 40V 輸入 150KHz 3A 降壓型電源轉換器數(shù)據(jù)手冊
- 2.44 MB | 3次下載 | 免費
- 6臺式主板DDR5內(nèi)存插槽引腳功能表資料
- 0.17 MB | 2次下載 | 5 積分
- 7電子元件FVT-6S電壓控制溫補晶體振蕩器(VCTCXO):2.0×1.6mm封裝規(guī)格及應用參數(shù)詳解
- 437.99 KB | 2次下載 | 免費
- 8ZYNALOG徴格半導體|ZGAD125S14技術參數(shù)書
- 982.53 KB | 2次下載 | 免費
本月
- 1常用電子元器件集錦
- 1.72 MB | 24490次下載 | 免費
- 2三相逆變主電路的原理圖和PCB資料合集免費下載
- 27.35 MB | 111次下載 | 1 積分
- 3運算放大器基本電路中文資料
- 1.30 MB | 16次下載 | 免費
- 4蘋果iphone 11電路原理圖
- 4.98 MB | 12次下載 | 5 積分
- 5常用電子元器件介紹
- 3.21 MB | 12次下載 | 免費
- 6PC2456高壓浪涌抑制器控制器數(shù)據(jù)手冊
- 3.03 MB | 12次下載 | 免費
- 7PC2557正向高壓理想二極管控制電路中文手冊
- 1.80 MB | 8次下載 | 免費
- 8PC2559帶反向輸入保掮 理想二極管控制電路中文手冊
- 1.08 MB | 8次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935130次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191390次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183345次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81591次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73816次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65990次下載 | 10 積分
評論