資料介紹

Table of Contents
AD7961 Native FMC Card & Xilinx Reference Design
Introduction
The AD7961 is an 16-bit, 5 MSPS charge redistribution successive approximation (SAR), analog-to-digital converter (ADC). The SAR architecture allows unmatched performance both in noise and in linearity. The AD7961 contains a low power, high speed, 16-bit sampling ADC, an internal conversion clock and an internal reference buffer. On the CNV± edge, the AD7961 samples the voltage difference between the IN+ and IN- pins. The voltages on these pins swing in opposite phase between 0 V and 4.096 V/5 V. The reference voltage is applied to the part externally. All conversion results are available on a single LVDS self-clocked or echo-clocked serial interface.
Supported Devices
Supported Carriers
Quick Start Guide
The reference design has been tested with KC705. It should be easily portable to other boards such as ML605 and VC707, only the UCF and MHS files need to be changed. The bit file provided combines the FPGA bit file and the SDK elf files. It may be used for a quick check on the system. All you need is the hardware and the programmer (IMPACT). This bit file configuration also captures 8192 samples from the ADC and saves them in a *.csv file.
Required Hardware
- KC705 board
- EVAL-AD7961FMCZ board
- Signal generator (for data)
Required Software
- Xilinx ISE (Programmer (IMPACT) is sufficient for the demo and is available on Webpack). Use the latest version or the one used in the reference design.
Running Demo (SDK) Program
If you are not familiar with KC705 and/or Xilix tools, please visit
products/boards-and-kits/EK-K7-KC705-G.htm for details.
Extract the project from the archive file to the location you desire.
Xilinx KC705 Setup
To begin, connect the EVAL-AD7961FMCZ board to the FMC-HPC or FMC-LPC connector (depending on archive file) of KC705 board (see images below). Connect power and USB cable from the PC to the JTAG USB connectors on the edge of the KC705. Connect a signal source to the AIN+(J5) and AIN-(J4) SMA connectors of the FMC card. After the hardware setup, turn the power on to the KC705.
FPGA Configuration
Start IMPACT, and initialze the JTAG chain. The program should recognize the FPGA device. Program the device using the ”../Bit/system.bit” file provided in the reference design archive..
Data Capture
At this point everything is set up and it is possible to start the evaluation of the ADI hardware. To capture data from the ADC run the data_capture.bat script located in the “../DataCapture” folder from the reference design .zip file. Every time the script is run a new batch of 8192 samples are read from the ADC at the ADC's maximum sampling rate and saved into the Acquisition.csv file located in the same folder as the data capture script. On the UART terminal messages will be displayed to show the status of the program running on the FPGA as shown in the picture below.
The first time the data capture script is run it is possible that an error will occur while the script is trying to connect to the system. Just run the script again and the error shouldn't appear anymore.
Using the reference design
Functional description
The reference design is built on a Microblaze based system. It consists of two functional modules, a LVDS interface, and a DMA interface. The LVDS interface captures and buffers data from the ADC. The data is captured using Echoed-Clock mode or Self-Clock mode (depending on the project). The DMA interface then transfers the samples to the external DDR-DRAM. The capture is initiated by the software, and transfered to the PC using a *.tcl script.
Downloads
FPGA Referece Designs:
- KC705 Echoed Clock: cf_ad7961_kc705_echo_edk_14_3_2013_07_17.zip FMC-HPC
- KC705 Self Clock Using Clock Generator: cf_ad7961_kc705_self_edk_14_3_2013_07_17.zip FMC-HPC
- KC705 Self Clock Using IDELAYE2: cf_ad7961_kc705_self_iodelay_edk_14_3_2013_07_17.zip FMC-LPC
- Questions? Ask Help & Support.
Zip file contents
The zip file contains, in most cases, the following files and/or directories. To rebuild the reference design simply double click the XMP file and run the tool. To build SDK, select a workspace and use the C file to build the elf file. Please refer to Xilinx EDK documentation for details.
More information
- AD7960和AD7961評估軟件(zip,402 MB)
- AD7961 IBIS型號
- UG-581:評估AD7961 16位、5 MSPS脈沖星差分ADC
- FMC插入器&Xilinx KC705參考設(shè)計(jì)
- AD7656-1 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)
- AD7658-1 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)
- FMC-Imageon Xilinx ML605參考設(shè)計(jì)
- ADC-FMC插入器&Xilinx ZC706參考設(shè)計(jì)
- AD9833 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)
- AD9671評估板、ADC-FMC轉(zhuǎn)接器和Xilinx KC705參考設(shè)計(jì)
- AD9265本地FMC卡/ML605 Xilinx參考設(shè)計(jì)
- AD9434本地FMC卡和ML605 Xilinx參考設(shè)計(jì)
- AD7960 Wiki:FMC卡和Xilinx參考設(shè)計(jì)
- AD9467評估板、ADC-FMC插入器和Xilinx參考設(shè)計(jì)
- AD7961:16位、5 MSPS PulSAR差分ADC
- GD32 MCU 入門教程】GD32 MCU 常見外設(shè)介紹(12)FMC 模塊介紹 1258次閱讀
- 【GD32F470紫藤派開發(fā)板使用手冊】第四講 FMC-片內(nèi)Flash擦寫讀實(shí)驗(yàn) 1359次閱讀
- 如何本地部署大模型 2585次閱讀
- Xilinx Zynq系統(tǒng)如何實(shí)現(xiàn)IEEE1588協(xié)議 4076次閱讀
- HarmonyOS本地模擬器的版本演進(jìn)與使用方法 6276次閱讀
- Xilinx FPGA的FMC介紹 5947次閱讀
- digilent FMC Pcam適配器介紹 2879次閱讀
- 2.5 GSPS高性能數(shù)模轉(zhuǎn)換器——AD9739A DAC 4866次閱讀
- 關(guān)于FPGA的FMC接口的詳細(xì)介紹 1.2w次閱讀
- Xilinx Alveo U200數(shù)據(jù)中心加速器卡的主要性能和優(yōu)勢 6204次閱讀
- Xilinx交叉編譯鏈的安裝步驟和驗(yàn)證 3184次閱讀
- 基于Xilinx reVISION Stack Demo雙攝像頭采集圖像 3510次閱讀
- 基于FPGA 的FMC 接口應(yīng)用實(shí)例 1w次閱讀
- stm32案例分享之使D-CACHE時(shí)FMC外設(shè)運(yùn)行不正常原因 1w次閱讀
- FMC+標(biāo)準(zhǔn)將嵌入式設(shè)計(jì)推到全新的高度 2132次閱讀
下載排行
本周
- 1AN-1267: 使用ADSP-CM408F ADC控制器的電機(jī)控制反饋采樣時(shí)序
- 1.41MB | 3次下載 | 免費(fèi)
- 2AN158 GD32VW553 Wi-Fi開發(fā)指南
- 1.51MB | 2次下載 | 免費(fèi)
- 3AN148 GD32VW553射頻硬件開發(fā)指南
- 2.07MB | 1次下載 | 免費(fèi)
- 4AN-1154: 采用恒定負(fù)滲漏電流優(yōu)化ADF4157和ADF4158 PLL的相位噪聲和雜散性能
- 199.28KB | 次下載 | 免費(fèi)
- 5AN-960: RS-485/RS-422電路實(shí)施指南
- 380.8KB | 次下載 | 免費(fèi)
- 6EE-249:使用VisualDSP在ADSP-218x DSP上實(shí)現(xiàn)軟件疊加
- 60.02KB | 次下載 | 免費(fèi)
- 7AN-1111: 使用ADuCM360/ADuCM361時(shí)的降低功耗選項(xiàng)
- 306.09KB | 次下載 | 免費(fèi)
- 8AN-904: ADuC7028評估板參考指南
- 815.82KB | 次下載 | 免費(fèi)
本月
- 1ADI高性能電源管理解決方案
- 2.43 MB | 450次下載 | 免費(fèi)
- 2免費(fèi)開源CC3D飛控資料(電路圖&PCB源文件、BOM、
- 5.67 MB | 138次下載 | 1 積分
- 3基于STM32單片機(jī)智能手環(huán)心率計(jì)步器體溫顯示設(shè)計(jì)
- 0.10 MB | 130次下載 | 免費(fèi)
- 4使用單片機(jī)實(shí)現(xiàn)七人表決器的程序和仿真資料免費(fèi)下載
- 2.96 MB | 44次下載 | 免費(fèi)
- 5美的電磁爐維修手冊大全
- 1.56 MB | 24次下載 | 5 積分
- 6如何正確測試電源的紋波
- 0.36 MB | 18次下載 | 免費(fèi)
- 7感應(yīng)筆電路圖
- 0.06 MB | 10次下載 | 免費(fèi)
- 8萬用表UT58A原理圖
- 0.09 MB | 9次下載 | 5 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935121次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420062次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233088次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191367次下載 | 10 積分
- 5十天學(xué)會AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183335次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73810次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評論