資料介紹
時(shí)序邏輯設(shè)計(jì)實(shí)踐 (Sequential Logic Design Practices)
The purpose of this chapter is to familiarize you with the most
commonly used and dependable sequential-circuit design
methods. Therefore, we will emphasize synchronous systems, that
is, systems in which all flip-flops are clocked by the same,
common clock signal. Although it’s true that all the world does not march to
the tick of a common clock, within the confines of a digital system or
subsystem we can make it so. When we interconnect digital systems or
subsystems that use different clocks, we can usually identify a limited
number of asynchronous signals that need special treatment, as we’ll show
later.
We begin this chapter with a quick summary of sequential circuit
documentation standards. After revisiting the most basic building blocks of
sequential-circuit design—latches and flip-flops—we describe some of the
most flexible building blocks—sequential PLDs. Next we show how
counters and shift registers are realized in both MSI devices and PLDs, and
show some of their applications. Finally, we show how these elements come
together in synchronous systems and how the inevitable asynchronous
The purpose of this chapter is to familiarize you with the most
commonly used and dependable sequential-circuit design
methods. Therefore, we will emphasize synchronous systems, that
is, systems in which all flip-flops are clocked by the same,
common clock signal. Although it’s true that all the world does not march to
the tick of a common clock, within the confines of a digital system or
subsystem we can make it so. When we interconnect digital systems or
subsystems that use different clocks, we can usually identify a limited
number of asynchronous signals that need special treatment, as we’ll show
later.
We begin this chapter with a quick summary of sequential circuit
documentation standards. After revisiting the most basic building blocks of
sequential-circuit design—latches and flip-flops—we describe some of the
most flexible building blocks—sequential PLDs. Next we show how
counters and shift registers are realized in both MSI devices and PLDs, and
show some of their applications. Finally, we show how these elements come
together in synchronous systems and how the inevitable asynchronous
時(shí)序
加入交流群
掃碼添加小助手
加入工程師交流群
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 基于VHDL的組合邏輯設(shè)計(jì) 2次下載
- 機(jī)載機(jī)電管理系統(tǒng)的通道故障邏輯設(shè)計(jì) 16次下載
- 華為靜態(tài)時(shí)序分析與邏輯設(shè)計(jì)的詳細(xì)課程 16次下載
- 華為FPGA硬件的靜態(tài)時(shí)序分析與邏輯設(shè)計(jì) 22次下載
- FPGA視頻教程之FPGA設(shè)計(jì)中時(shí)序邏輯設(shè)計(jì)要點(diǎn)的詳細(xì)資料說(shuō)明 20次下載
- 組合邏輯電路分析和設(shè)計(jì)方法,常用的邏輯電路有哪些?冒險(xiǎn)現(xiàn)象的概述 0次下載
- 華為靜態(tài)時(shí)序分析與邏輯設(shè)計(jì) 57次下載
- 組合邏輯設(shè)計(jì)實(shí)例_國(guó)外 24次下載
- ROV動(dòng)力定位系統(tǒng)控制時(shí)序與邏輯設(shè)計(jì)
- 靜態(tài)時(shí)序分析與邏輯(華為內(nèi)部培訓(xùn)資料)
- 基于PLD芯片的時(shí)序邏輯設(shè)計(jì)與實(shí)現(xiàn) 0次下載
- 時(shí)序電路設(shè)計(jì)實(shí)例 (Sequential-Circuit D
- 時(shí)序邏輯設(shè)計(jì)原則 (Sequential Logic Des
- 中規(guī)模集成時(shí)序邏輯設(shè)計(jì)
- 華為大規(guī)模邏輯設(shè)計(jì)指導(dǎo)書(shū)
- 組合邏輯電路和時(shí)序邏輯電路的區(qū)別和聯(lián)系 8.7k次閱讀
- 什么是數(shù)字邏輯設(shè)計(jì) 2.7k次閱讀
- 什么是數(shù)字邏輯設(shè)計(jì)?我應(yīng)該使用什么工具? 3.2k次閱讀
- 基本邏輯電路、時(shí)序電路、組合電路設(shè)計(jì) 2.3k次閱讀
- 時(shí)序邏輯電路設(shè)計(jì) 9k次閱讀
- 時(shí)序分析基本概念介紹 6.3k次閱讀
- FPGA設(shè)計(jì)之時(shí)序邏輯的模板 2k次閱讀
- 時(shí)序邏輯電路的主要故障分析 6.9k次閱讀
- 時(shí)序邏輯電路由什么組成_時(shí)序邏輯電路特點(diǎn)是什么 11.2w次閱讀
- 時(shí)序邏輯電路的特點(diǎn)詳解 6.8w次閱讀
- 時(shí)序邏輯電路分析有幾個(gè)步驟(同步時(shí)序邏輯電路的分析方法) 12.8w次閱讀
- 組合邏輯電路和時(shí)序邏輯電路比較_組合邏輯電路和時(shí)序邏輯電路有什么區(qū)別 9.5w次閱讀
- IC前端設(shè)計(jì)(邏輯設(shè)計(jì))和后端設(shè)計(jì)(物理設(shè)計(jì))的詳細(xì)解析 3.4w次閱讀
- 3des加密解密詳細(xì)解釋 3.1w次閱讀
- FPGA中組合邏輯和時(shí)序邏輯的區(qū)別 9.2k次閱讀
下載排行
本周
- 1PD取電芯片 ECP5702規(guī)格書(shū)
- 0.88 MB | 3次下載 | 免費(fèi)
- 2氮化鎵GaN FET/GaN HEMT 功率驅(qū)動(dòng)電路選型表
- 0.10 MB | 2次下載 | 免費(fèi)
- 3EMC PCB設(shè)計(jì)總結(jié)
- 0.33 MB | 2次下載 | 免費(fèi)
- 41節(jié)電池用電池保護(hù)IC S-8261D系列數(shù)據(jù)手冊(cè)
- 3.07 MB | 1次下載 | 1 積分
- 5PD取電芯片,可取5/9/12/15/20V電壓ECP5702數(shù)據(jù)手冊(cè)
- 0.88 MB | 1次下載 | 免費(fèi)
- 6飛騰FT2000-4 COM Express核心板技術(shù)手冊(cè)0603
- 1.22 MB | 1次下載 | 免費(fèi)
- 7飛騰S5000C-64雙路服務(wù)器系列應(yīng)用宣傳冊(cè)--一乘科技
- 945.81 KB | 1次下載 | 免費(fèi)
- 8IP2345支持PD3.0等多種快充協(xié)議 支持4~6節(jié)串聯(lián)電池最大充電功率30W異步升降壓充電IC
- 1.41 MB | 次下載 | 免費(fèi)
本月
- 1美的電磁爐電路原理圖資料
- 4.39 MB | 22次下載 | 10 積分
- 2反激式開(kāi)關(guān)電源設(shè)計(jì)解析
- 0.89 MB | 16次下載 | 5 積分
- 3耗盡型MOS FET產(chǎn)品目錄選型表
- 0.14 MB | 3次下載 | 免費(fèi)
- 4PD取電芯片 ECP5702規(guī)格書(shū)
- 0.88 MB | 3次下載 | 免費(fèi)
- 5氮化鎵GaN FET/GaN HEMT 功率驅(qū)動(dòng)電路選型表
- 0.10 MB | 2次下載 | 免費(fèi)
- 6EMC PCB設(shè)計(jì)總結(jié)
- 0.33 MB | 2次下載 | 免費(fèi)
- 7PC5200 700V_10A GaN HEMT驅(qū)動(dòng)器數(shù)據(jù)手冊(cè)
- 1.63 MB | 1次下載 | 免費(fèi)
- 81節(jié)電池用電池保護(hù)IC S-8261D系列數(shù)據(jù)手冊(cè)
- 3.07 MB | 1次下載 | 1 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935137次下載 | 10 積分
- 2開(kāi)源硬件-PMP21529.1-4 開(kāi)關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233095次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191457次下載 | 10 積分
- 5十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183360次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81605次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73831次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問(wèn)
發(fā)資料
發(fā)視頻
上傳資料賺積分
評(píng)論